h1_key

TI(德州仪器) SN74AS885
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74AS885
  • TI(德州仪器) SN74AS885
  • TI(德州仪器) SN74AS885
  • TI(德州仪器) SN74AS885
  • TI(德州仪器) SN74AS885
  • TI(德州仪器) SN74AS885
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 专用逻辑 IC > 数字算术 IC > SN74AS885
SN74AS885

SN74AS885

正在供货

八路幅度比较器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

These advanced Schottky devices are capable of performing high-speed arithmetic or logic comparisons on two 8-bit binary or two's complement words. Two fully decoded decisions about words P and Q are externally available at two outputs. These devices are fully expandable to any number of bits without external gates. To compare words of longer lengths, the P > QOUT and P < QOUT outputs of a stage handling less significant bits can be connected to the P > QIN and P < QIN inputs of the next stage handling more significant bits. The cascading paths are implemented with only a two-gate-level delay to reduce overall comparison times for long words. Two alternative methods of cascading are shown in application information.

The latch is transparent when P latch-enable (PLE) input is high; the P-input port is latched

when PLE is low. This provides the designer with temporary storage for the P-data word. The enable circuitry is implemented with minimal delay times to enhance performance when cascaded for longer words. The PLE, P, and Q data inputs utilize pnp input transistors to reduce the low-level current input requirement to typically -0.25 mA, which minimizes dc loading effects.

The SN54AS885 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS885 is characterized for operation from 0°C to 70°C.

 

 

In these cases, P > QOUT follows P > QIN and P < QOUT follows P < QIN.

AG = arithmetically greater than

  • Latchable P-Input Ports With Power-Up Clear
  • Choice of Logical or Arithmetic
    (Two's Complement) Comparison
  • Data and PLE Inputs Utilize pnp Input Transistors to Reduce dc Loading Effects
  • Approximately 35% Improvement in
    ac Performance Over Schottky TTL While Performing More Functions
  • Cascadable to n Bits While Maintaining High Performance
  • 10% Less Power Than STTL for an 8-Bit Comparison
  • Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs

 

Number of channels8
Technology familyAS
Input typeBipolar
Output typePush-Pull
FeaturesHigh speed (tpd 10-50ns)
Operating temperature range (°C)0 to 70
RatingCatalog
SOIC (DW)24159.65 mm² 15.5 x 10.3
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作

很抱歉,暂时无法提供与“SN74AS885”系列相匹配的产品,您可以联系专属客服快速找货或在现货搜索框中重新搜索。

10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部