h1_key

TI(德州仪器) CDCLVD1204
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CDCLVD1204
  • TI(德州仪器) CDCLVD1204
  • TI(德州仪器) CDCLVD1204
  • TI(德州仪器) CDCLVD1204
  • TI(德州仪器) CDCLVD1204
  • TI(德州仪器) CDCLVD1204
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > CDCLVD1204
CDCLVD1204

CDCLVD1204

正在供货

低抖动 2 路输入可选 1:4 通用至 LVDS 缓冲器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CDCLVD1204 clock buffer distributes one of two selectable clock inputs (IN0 and IN1) to 4 pairs of differential LVDS clock outputs (OUT0 through OUT3) with minimum skew for clock distribution. The CDCLVD1204 can accept two clock sources into an input multiplexer. The inputs can either be LVDS, LVPECL, or LVCMOS.

The CDCLVD1204 is specifically designed for driving 50-Ω transmission lines. In case of driving the inputs in single ended mode, the appropriate bias voltage, VAC_REF, must be applied to the unused negative input pin.

The IN_SEL pin selects the input which is routed to the outputs. If this pin is left open, it disables the outputs (static). The part supports a fail safe function. The device incorporates an input hysteresis which prevents random oscillation of the outputs in the absence of an input signal.

The device operates in 2.5-V supply environment and is characterized from –40°C to 85°C (ambient temperature). The CDCLVD1204 is packaged in small, 16-pin, 3-mm × 3-mm VQFN package.

  • 2:4 Differential Buffer
  • Low Additive Jitter: <300 fs RMS in 10-kHz to 20-MHz
  • Low Output Skew of 20 ps (Maximum)
  • Universal Inputs Accept LVDS, LVPECL, and LVCMOS
  • Selectable Clock Inputs Through Control Pin
  • 4 LVDS Outputs, ANSI EAI/TIA-644A Standard Compatible
  • Clock Frequency: Up to 800 MHz
  • Device Power Supply: 2.375 V to 2.625 V
  • LVDS Reference Voltage, VAC_REF, Available for Capacitive Coupled Inputs
  • Industrial Temperature Range: –40°C to 85°C
  • Packaged in 3 mm × 3 mm, 16-Pin VQFN (RGT)
  • ESD Protection Exceeds 3 kV HBM, 1 kV CDM
  • APPLICATIONS
    • Telecommunications and Networking
    • Medical Imaging
    • Test and Measurement Equipment
    • Wireless Communications
    • General Purpose Clocking

All other trademarks are the property of their respective owners

FunctionDifferential
Additive RMS jitter (typ) (fs)171
Output frequency (max) (MHz)800
Number of outputs4
Output supply voltage (V)2.5
Core supply voltage (V)2.5
Output skew (ps)20
Features2
Operating temperature range (°C)-40 to 85
RatingCatalog
Output typeLVDS
Input typeLVCMOS, LVDS, LVPECL
VQFN (RGT)169 mm² 3 x 3
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部