h1_key

TI(德州仪器) CDCVF2510A
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CDCVF2510A
  • TI(德州仪器) CDCVF2510A
  • TI(德州仪器) CDCVF2510A
  • TI(德州仪器) CDCVF2510A
  • TI(德州仪器) CDCVF2510A
  • TI(德州仪器) CDCVF2510A
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > CDCVF2510A
CDCVF2510A

CDCVF2510A

正在供货

具有断电模式的 3.3V 锁相环路时钟驱动器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CDCVF2510A is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. The CDCVF2510A uses a phase-lock loop (PLL) to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDCVF2510A operates at a 3.3-V VCC and also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of 10 outputs provides 10 low-skew, low-jitter copies of CLK. Output signal duty cycles are adjusted to 50%, independent of the duty cycle at CLK. Outputs are enabled or disabled via the control (G) input. When the G input is high, the outputs switch in phase and frequency with CLK; when the G input is low, the outputs are disabled to the logic-low state. The device automically goes into power-down mode when no input signal (< 1 MHz) is applied to CLK; the outputs go into a low state.

Unlike many products containing PLLs, the CDCVF2510A does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDCVF2510A requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, a fixed-phase signal at CLK, or following any changes to the PLL reference or feedback signals. The PLL can be bypassed by strapping AVCC to ground to use as a simple clock buffer.

The CDCVF2510A is characterized for operation from 0°C to 85°C.

  • Designed to Meet and Exceed PC133 SDRAM Registered DIMM Specification Rev. 1.1
  • Spread Spectrum Clock Compatible
  • Operating Frequency 20 MHz to 175 MHz
  • Static Phase Error Distribution at 66 MHz to 166 MHz is ±125 ps
  • Jitter (cyc–cyc) at 66 MHz to 166 MHz is |70| ps
  • Advanced Deep Submicron Process Results in More Than 40% Lower Power Consumption vs Current Generation PC133 Devices
  • Auto Frequency Detection to Disable Device (Power-Down Mode)
  • Available in Plastic 24-Pin TSSOP
  • Distributes One Clock Input to One Bank of 10 Outputs
  • External Feedback (FBIN) Terminal is Used to Synchronize the Outputs to the Clock Input
  • 25- On-Chip Series Damping Resistors
  • No External RC Network Required
  • Operates at 3.3 V
  • APPLICATIONS
    • DRAM Applications
    • PLL Based Clock Distributors
    • Non-PLL Clock Buffer

FunctionMemory interface
Additive RMS jitter (typ) (fs)70
Output frequency (max) (MHz)175
Number of outputs10
Output supply voltage (V)3.3
Core supply voltage (V)3.3
Output skew (ps)100
FeaturesSDR
Operating temperature range (°C)0 to 85
RatingCatalog
Output typeLVTTL
Input typeLVTTL
TSSOP (PW)2449.92 mm² 7.8 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部