h1_key

TI(德州仪器) CDCM1804
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CDCM1804
  • TI(德州仪器) CDCM1804
  • TI(德州仪器) CDCM1804
  • TI(德州仪器) CDCM1804
  • TI(德州仪器) CDCM1804
  • TI(德州仪器) CDCM1804
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > CDCM1804
CDCM1804

CDCM1804

正在供货

1:3 LVPECL 时钟缓冲器 + LVCMOS 输出 + 可编程分频器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CDCM1804 clock driver distributes one pair of differential clock inputs to three pairs of LVPECL differential clock outputs Y[2:0] and Y[2:0], with minimum skew for clock distribution. The CDCM1804 is specifically designed for driving 50- transmission lines. Additionally, the CDCM1804 offers a single-ended LVCMOS output Y3. This output is delayed by 1.6 ns over the three LVPECL output stages to minimize noise impact during signal transitions.

The CDCM1804 has three control terminals, S0, S1, and S2, to select different output mode settings. The S[2:0] terminals are 3-level inputs and therefore allow up to 33 = 27 combinations. Additionally, an enable terminal (EN) is provided to disable or enable all outputs simultaneously. The EN terminal is a 3-level input as well and extends the number of settings to 2 × 27 = 54.

The CDCM1804 is characterized for operation from -40°C to 85°C.

For use in single-ended driver applications, the CDCM1804 also provides a VBB output terminal that can be directly connected to the unused input as a common-mode voltage reference.

  • Distributes One Differential Clock Input to Three LVPECL Differential Clock Outputs and One LVCMOS Single-Ended Output
  • Programmable Output Divider for Two LVPECL Outputs and LVCMOS Output
  • Low-Output Skew 15 ps (Typical) for Clock-Distribution Applications for LVPECL Outputs; 1.6-ns Output Skew Between LVCMOS and LVPECL Transitions Minimizing Noise
  • VCC Range 3 V-3.6 V
  • Signaling Rate Up to 800-MHz LVPECL and 200-MHz LVCMOS
  • Differential Input Stage for Wide Common-Mode Range
  • Provides VBB Bias Voltage Output for Single-Ended Input Signals
  • Receiver Input Threshold ±75 mV
  • 24-Terminal QFN Package (4 mm × 4 mm)
  • Accepts Any Differential Signaling: LVDS, HSTL, CML, VML, SSTL-2, and Single-Ended: LVTTL/LVCMOS

FunctionClock divider, Fanout
Additive RMS jitter (typ) (fs)150
Output frequency (max) (MHz)800
Number of outputs3
Output supply voltage (V)3.3
Core supply voltage (V)3.3
Output skew (ps)30
FeaturesPin programmable
Operating temperature range (°C)-40 to 85
RatingCatalog
Output type1-LVCMOS No of outputs = 3 LVPECL, LVCMOS, LVPECL
Input typeLVPECL
VQFN (RGE)2416 mm² 4 x 4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部