h1_key

TI(德州仪器) SN74SSTVF16857
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74SSTVF16857
  • TI(德州仪器) SN74SSTVF16857
  • TI(德州仪器) SN74SSTVF16857
  • TI(德州仪器) SN74SSTVF16857
  • TI(德州仪器) SN74SSTVF16857
  • TI(德州仪器) SN74SSTVF16857
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > SN74SSTVF16857
SN74SSTVF16857

SN74SSTVF16857

正在供货

具有 SSTL_2 输入和输出的 14 位寄存缓冲器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 14-bit registered buffer is designed for 2.3-V to 2.7-V VCC operation.

All inputs are SSTL_2, except the LVCMOS reset (RESET) input. All outputs are edge-controlled circuits optimized for unterminated DIMM loads and meet SSTL_2 Class I specifications.

The SN74SSTVF16857 operates from a differential clock (CLK and CLK). Data are registered at the crossing of CLK going high and CLK going low.

The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset, and all outputs are forced low. The LVCMOS RESET input always must be held at a valid logic high or low level.

To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.

  • Member of the Texas Instruments Widebus™ Family
  • Operates at 2.3 V to 2.7 V for PC1600, PC2100, and PC2700; 2.5 V to 2.7 V for PC3200
  • Pinout and Functionality Compatible With JEDEC Standard SSTV16857
  • 600 ps Faster (Simultaneous Switching) Than JEDEC Standard SSTV16857 in PC2700 DIMM Applications
  • Output Edge-Control Circuitry Minimizes Switching Noise in Unterminated DIMM Load
  • Outputs Meet SSTL_2 Class I Specifications
  • Supports SSTL_2 Data Inputs
  • Differential Clock (CLK and CLK) Inputs
  • Supports LVCMOS Switching Levels on the RESET Input
  • RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low
  • Flow-Through Architecture Optimizes PCB Layout
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Widebus is a trademark of Texas Instruments.

FunctionMemory interface
Output frequency (max) (MHz)250
Number of outputs14
Output supply voltage (V)2.5
Core supply voltage (V)2.5
FeaturesDDR register
Operating temperature range (°C)0 to 70
RatingCatalog
Output typeSSTL-18
Input typeSSTL-18
TSSOP (DGG)48101.25 mm² 12.5 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部