h1_key

TI(德州仪器) CDCVF2505
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CDCVF2505
  • TI(德州仪器) CDCVF2505
  • TI(德州仪器) CDCVF2505
  • TI(德州仪器) CDCVF2505
  • TI(德州仪器) CDCVF2505
  • TI(德州仪器) CDCVF2505
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > CDCVF2505
CDCVF2505

CDCVF2505

正在供货

用于同步 DRAM和通用应用且具有展频功能、断电模式的 PLL 时钟驱动器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CDCVF2505 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. This device uses a PLL to precisely align the output clocks (1Y[0-3] and CLKOUT) to the input clock signal (CLKIN) in both frequency and phase. The CDCVF2505 operates at 3.3 V and also provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

One bank of five outputs provides low-skew, low-jitter copies of CLKIN. Output duty cycles are adjusted to 50 percent, independent of duty cycle at CLKIN. The device automatically goes into power-down mode when no input signal is applied to CLKIN.

The loop filter for the PLLs is included on-chip. This minimizes the component count, space, and cost.

The CDCVF2505 is characterized for operation from –40°C to 85°C.

Because it is based on the PLL circuitry, the CDCVF2505 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN, and following any changes to the PLL reference.

  • Phase-Lock Loop Clock Driver for Synchronous DRAM and General-Purpose Applications
  • Spread Spectrum Clock Compatible
  • Operating Frequency: 24 MHz to 200 MHz
  • Low Jitter (Cycle-to-Cycle): < |150 ps| (Over 66 MHz to 200 MHz Range)
  • Distributes One Clock Input to One Bank of Five Outputs (CLKOUT Used to Tune the Input-Output Delay)
  • Three-States Outputs When There Is No Input Clock
  • Operates From Single 3.3-V Supply
  • Available in 8-Pin TSSOP and 8-Pin SOIC Packages
  • Consumes Less Than 100 mA (Typical) in Power-Down Mode
  • Internal Feedback Loop Is Used to Synchronize the Outputs to the Input Clock
  • 25-Ω On-Chip Series Damping Resistors
  • Integrated RC PLL Loop Filter Eliminates the Need for External Components
FunctionMemory interface
Additive RMS jitter (typ) (fs)70
Output frequency (max) (MHz)200
Number of outputs4
Output supply voltage (V)3.3
Core supply voltage (V)3.3
Output skew (ps)150
FeaturesSDR
Operating temperature range (°C)-40 to 85
RatingCatalog
Output typeLVCMOS
Input typeLVCMOS
SOIC (D)829.4 mm² 4.9 x 6
TSSOP (PW)819.2 mm² 3 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部