h1_key

TI(德州仪器) CDC2516
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CDC2516
  • TI(德州仪器) CDC2516
  • TI(德州仪器) CDC2516
  • TI(德州仪器) CDC2516
  • TI(德州仪器) CDC2516
  • TI(德州仪器) CDC2516
立即查看
您当前的位置: 首页 > 时钟和计时 > 时钟缓冲器 > CDC2516
CDC2516

CDC2516

正在供货

具有三态输出的 3.3V 相位锁定环路时钟驱动器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CDC2516 is a high-performance, low-skew, low-jitter, phase-lock loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback output (FBOUT) to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The CDC2516 operates at 3.3-V VCC and provides integrated series-damping resistors that make it ideal for driving point-to-point loads.

Four banks of four outputs provide 16 low-skew, low-jitter copies of the input clock. Output signal duty cycles are adjusted to 50 percent, independent of the duty cycle at the input clock. Each bank of outputs can be enabled or disabled separately via the 1G, 2G, 3G, and 4G control inputs. When the G inputs are high, the outputs switch in phase and frequency with CLK; when the G inputs are low, the outputs are disabled to the logic-low state.

Unlike many products containing PLLs, the CDC2516 does not require external RC networks. The loop filter for the PLL is included on-chip, minimizing component count, board space, and cost.

Because it is based on PLL circuitry, the CDC2516 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLK, as well as following any changes to the PLL reference or feedback signals. The PLL may be bypassed for test purposes by strapping AVCC to ground.

The CDC2516 is characterized for operation from 0°C to 70°C.

  • Use CDCVF2510A as a Replacement for this Device
  • Phase-Lock Loop Clock Distribution for Synchronous DRAM Applications
  • Distributes One Clock Input to Four Banks of Four Outputs
  • Separate Output Enable for Each Output Bank
  • External Feedback Pin (FBIN) Is Used to Synchronize the Outputs to the Clock Input
  • On-Chip Series-Damping Resistors
  • No External RC Network Required Operates at 3.3-V VCC
  • Packaged in Plastic 48-Pin Thin Shrink Small-Outline Package

FunctionZero-delay
Additive RMS jitter (typ) (fs)200
Output frequency (max) (MHz)125
Number of outputs16
Output supply voltage (V)3.3
Core supply voltage (V)3.3
Output skew (ps)250
Features1
Operating temperature range (°C)0 to 70
RatingCatalog
Output typeTTL
Input typeTTL
TSSOP (DGG)48101.25 mm² 12.5 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部