The ADC11C125 is a high-performance CMOS analog-to-digital converter capable of converting analog input signals into 11-Bit digital words at rates up to 125 Mega Samples Per Second (MSPS). This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.1 GHz. The ADC11C125 operates from dual +3.3V and +1.8V power supplies and consumes 608 mW of power at 125 MSPS.
The separate +1.8V supply for the digital output interface allows lower power operation with reduced noise. A power-down feature reduces the power consumption to 5 mW while still allowing fast wake-up time to full operation. In addition there is a sleep feature which consumes 50 mW of power and has a faster wake-up time.
The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A stable 1.0V internal voltage reference is provided, or the ADC11C125 can be operated with an external reference.
Clock mode (differential versus single-ended) and output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle stabilizer maintains performance over a wide range of input clock duty cycles.
The ADC11C125 is pin compatible with the ADC12C170 and the ADC14155.
It is available in a 48-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.
All trademarks are the property of their respective owners.
| Sample rate (max) (Msps) | 125 |
| Resolution (Bits) | 11 |
| Number of input channels | 1 |
| Interface type | Parallel CMOS |
| Analog input BW (MHz) | 1100 |
| Features | Low Power |
| Rating | Catalog |
| Peak-to-peak input voltage range (V) | 2 |
| Power consumption (typ) (mW) | 608 |
| Architecture | Pipeline |
| SNR (dB) | 65.7 |
| ENOB (bit) | 10.6 |
| SFDR (dB) | 88.2 |
| Operating temperature range (°C) | -45 to 85 |
| Input buffer | No |
| WQFN (RHS) | 48 | 49 mm² 7 x 7 |