h1_key

TI(德州仪器) ADC12V170
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) ADC12V170
  • TI(德州仪器) ADC12V170
  • TI(德州仪器) ADC12V170
  • TI(德州仪器) ADC12V170
  • TI(德州仪器) ADC12V170
  • TI(德州仪器) ADC12V170
立即查看
您当前的位置: 首页 > 数据转换器 > 模数转换器 (ADC) > 高速 ADC (≥10MSPS) > ADC12V170
ADC12V170

ADC12V170

正在供货

12 位、170MSPS、1.1GHz 输入带宽模数转换器 (ADC)

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The ADC12V170 is a high-performance CMOS analog-to-digital converter with LVDS outputs. It is capable of converting analog input signals into 12-Bit digital words at rates up to 170 Mega Samples Per Second (MSPS). Data leaves the chip in a DDR (Dual Data Rate) format; this allows both edges of the output clock to be utilized while achieving a smaller package size. This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.1 GHz. The ADC12V170 operates from dual +3.3V and +1.8V power supplies and consumes 781 mW of power at 170 MSPS.

The separate +1.8V supply for the digital output interface allows lower power operation with reduced noise. A power-down feature reduces the power consumption to 15 mW while still allowing fast wake-up time to full operation. In addition there is a sleep feature which consumes 50 mW of power and has a faster wake-up time.

The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A stable 1.0V internal voltage reference is provided, or the ADC12V170 can be operated with an external reference.

Clock mode (differential versus single-ended) and output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle stabilizer maintains performance over a wide range of input clock duty cycles.

The ADC12V170 is pin-compatible with the ADC14V155. It is available in a 48-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.

  • 1.1 GHz Full Power Bandwidth
  • Internal Sample-and-Hold Circuit
  • Internal Precision 1.0V Reference
  • Single-Ended or Differential Clock Modes
  • Clock Duty Cycle Stabilizer
  • Dual +3.3V and +1.8V Supply Operation
  • Power-Down and Sleep Modes
  • Offset Binary or 2's Complement Output Data Format
  • LVDS Outputs
  • Pin-Compatible: ADC14V155
  • 48-Pin WQFN Package, (7x7x0.8mm, 0.5mm Pin-Pitch)

Key Specifications

  • Resolution: 12 Bits
  • Conversion Rate: 170 MSPS
  • SNR (fIN = 70 MHz): 67.2 dBFS (Typ)
  • SFDR (fIN = 70 MHz): 85.8 dBFS (Typ)
  • ENOB (fIN = 70 MHz): 10.9 Bits (Typ)
  • Full Power Bandwidth: 1.1 GHZ (Typ)
  • Power Consumption: 781 mW (Typ)

All trademarks are the property of their respective owners.

Sample rate (max) (Msps)170
Resolution (Bits)12
Number of input channels1
Interface typeDDR LVDS, Parallel LVDS
Analog input BW (MHz)1100
FeaturesLow Power
RatingCatalog
Peak-to-peak input voltage range (V)2
Power consumption (typ) (mW)781
ArchitecturePipeline
SNR (dB)67.9
ENOB (bit)11
SFDR (dB)85.8
Operating temperature range (°C)-40 to 85
Input bufferNo
WQFN (RHS)4849 mm² 7 x 7
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部