h1_key

TI(德州仪器) SN65MLVD040
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN65MLVD040
  • TI(德州仪器) SN65MLVD040
  • TI(德州仪器) SN65MLVD040
  • TI(德州仪器) SN65MLVD040
  • TI(德州仪器) SN65MLVD040
  • TI(德州仪器) SN65MLVD040
立即查看
您当前的位置: 首页 > 接口 > LVDS、M-LVDS 和 PECL IC > SN65MLVD040
SN65MLVD040

SN65MLVD040

正在供货

4 通道半双工 M-LVDS 线路收发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The SN65MLVD040 provides four half-duplex transceivers for transmitting and receiving Multipoint-Low-Voltage Differential Signals in full compliance with the TIA/EIA-899 (M-LVDS) standard, which are optimized to operate at signaling rates up to 250 Mbps. The driver outputs have been designed to support multipoint buses presenting loads as low as 30- and incorporates controlled transition times to allow for stubs off of the backplane transmission line.

The M-LVDS standard defines two types of receivers, designated as Type-1 and Type-2. Type-1 receivers have thresholds centered about zero with 25 mV of hysteresis to prevent output oscillations with loss of input; Type-2 receivers implement a failsafe by using an offset threshold. The xFSEN pins is used to select the Type-1 and Type-2 receiver for each of the channels. In addition, the driver rise and fall times are between 1 ns and 2 ns, complying with the M-LVDS standard to provide operation at 250 Mbps while also accommodating stubs on the bus. Receiver outputs are slew rate controlled to reduce EMI and crosstalk effects associated with large current surges. The M-LVDS standard allows for 32 nodes on the bus providing a high-speed replacement for RS-485 where lower common-mode can be tolerated or when higher signaling rates are needed.

The driver logic inputs and the receiver logic outputs are on separate pins rather than tied together as in some transceiver designs. The drivers have separate enables (DE) and so does the receivers (RE). This arrangement of separate logic inputs, logic outputs, and enable pins allows for a listen-while-talking operation. The devices are characterized for operation from –40°C to 85°C.

  • Low-Voltage Differential 30- to 55- Line Drivers and Receivers for Signaling Rates(1) Up to 250 Mbps; Clock Frequencies Up to
    125 MHz
  • Meets or Exceeds the M-LVDS Standard TIA/EIA-899 for Multipoint Data Interchange
  • Controlled Driver Output Voltage Transition Times for Improved Signal Quality
  • –1 V to 3.4 V Common-Mode Voltage Range Allows Data Transfer With 2 V of Ground Noise
  • Bus Pins High Impedance When Driver Disabled or VCC ≤ 1.5 V
  • Independent Enables for each Driver and Receiver
  • Enhanced ESD Protection: 7 kV HBM on all Pins
  • 48 pin 7 X 7 QFN (RGZ)
  • M-LVDS Bus Power Up/Down Glitch Free
  • APPLICATIONS
    • Parallel Multipoint Data and Clock Transmission Via Backplanes and Cables
    • Low-Power High-Speed Short-Reach Alternative to TIA/EIA-485
    • Cellular Base Stations
    • Central-Office Switches
    • Network Switches and Routers
FunctionTransceiver
ProtocolsM-LVDS
Number of transmitters4
Number of receivers4
Supply voltage (V)3.3
Signaling rate (MBits)250
Input signalLVTTL, M-LVDS
Output signalLVTTL, M-LVDS
RatingCatalog
Operating temperature range (°C)-40 to 85
VQFN (RGZ)4849 mm² 7 x 7
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部