h1_key

TI(德州仪器) DS99R421-Q1
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) DS99R421-Q1
  • TI(德州仪器) DS99R421-Q1
  • TI(德州仪器) DS99R421-Q1
  • TI(德州仪器) DS99R421-Q1
  • TI(德州仪器) DS99R421-Q1
  • TI(德州仪器) DS99R421-Q1
立即查看
您当前的位置: 首页 > 接口 > 高速串行器/解串器 > FPD-Link 串行器/解串器 > DS99R421-Q1
DS99R421-Q1

DS99R421-Q1

正在供货

5-43MHz FPD 链接 LVDS(3 数据 + 1 时钟)至 FPD 链接 II LVDS(嵌入式时钟 DC 平衡)转换器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The DS99R421 converts a FPD-Link input with 4 non-DC Balanced LVDS (3 LVDS Data + LVDS Clock) plus 3 over-sampled low speed control bits into a single LVDS DC-balanced serial stream with embedded clock information. This single serial stream simplifies transferring the 24-bit bus over a single differential pair of PCB traces and cable by eliminating the skew problems between the 3 parallel LVDS data inputs and LVDS clock paths. It saves system cost by narrowing 4 LVDS pairs to 1 LVDS pair that in turn reduce PCB layers, cable width, connector size, and pins.

The DS99R421 incorporates a single serialized LVDS signal on the high-speed I/O. Embedded clock LVDS provides a low power and low noise environment for reliably transferring data over a serial transmission path. By optimizing the converter output edge rate for the operating frequency range EMI is further reduced.

In addition the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC balanced encoding is used to support AC-Coupled interconnects.

  • 5 MHz–43 MHz Embedded Clock & DC-Balanced Data Transmission (21 Total LVDS Data Bits Plus 3 Low Speed LVCMOS Data Bits)
  • User Adjustable Pre-Emphasis Driving Ability Through External Resistor on LVDS Outputs and Capable to Drive up to 10 Meters Shielded Twisted-Pair Cable
  • Supports AC-Coupling Data Transmission
  • 100Ω Integrated Termination Resistor at LVDS Input
  • Power-Down Control
  • Available @SPEED BIST to DS90UR124 to Validate Link Integrity
  • All LVCMOS Inputs & Control Pins Have Internal Pulldown
  • Schmitt Trigger Inputs on OS[2:0] to Minimize Metastable Conditions
  • Outputs Tri-Stated Through DEN
  • On-Chip Filters for PLLs
  • Power Supply Range 3.3V ± 10%
  • Automotive Temperature Range −40°C to +105°C
  • Greater Than 8kV ESD Tolerance
  • Meets ISO 10605 ESD and AEC-Q100 Compliance

All trademarks are the property of their respective owners.

FunctionSerializer
Color depth (bps)18
Input compatibilityFPD-Link LVDS
Output compatibilityFPD-Link LVDS
FeaturesLow-EMI Point-to-Point Communication
EMI reductionLVDS
DiagnosticsBIST
RatingAutomotive
Operating temperature range (°C)-40 to 105
WQFN (NJK)3636 mm² 6 x 6
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部