h1_key

TI(德州仪器) DS90CR485
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) DS90CR485
  • TI(德州仪器) DS90CR485
  • TI(德州仪器) DS90CR485
  • TI(德州仪器) DS90CR485
  • TI(德州仪器) DS90CR485
  • TI(德州仪器) DS90CR485
立即查看
您当前的位置: 首页 > 接口 > 其他接口 > DS90CR485
DS90CR485

DS90CR485

正在供货

133MHz 48 位 Channel Link 串行器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The DS90CR485 device serializes the 24 LVCMOS/LVTTL double-edge inputs (48 bits data latched in per clock cycle) onto eight Low Voltage Differential Signaling (LVDS) streams. A phase-locked transmit clock is also in parallel with the data streams over a 9th LVDS link. The reduction of the wide TTL bus to a few LVDS lines reduces cable and connector size and cost. The double-edge input strobes data on both the rising and falling edges of the clock. This minimizes the pin count required and simplifies PCB routing between the host chip and the serializer.

This chip can help resolve EMI and interconnect size problems for high throughput point-to-point applications.

The DS90CR485 is compatible with the DS90CR486 Channel-Link receiver. The device is also backward-compatible with other Channel-Link receivers such as the DS90CR482 and DS90CR484.

  • Up to 6.384-Gbps Throughput
  • 66-MHz to 133-MHz Input Clock Support
  • Reduces Cable and Connector Size and Cost
  • Pre‐Emphasis Reduces Cable Loading Effects
  • DC Balance Reduces ISI Distortion
  • 24-Bit Double Edge Inputs
  • 3-V Tolerant LVCMOS/LVTTL Inputs
  • Low Power, 2.5-V Supply
  • Flow-Through Pinout
  • 100-Pin TQFP Package
  • Conforms With TIA/EIA‐644-A LVDS Standard
ProtocolsCatalog
RatingCatalog
Operating temperature range (°C)-10 to 70
QFP (NEZ)100256 mm² 16 x 16
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部