h1_key

TI(德州仪器) SN65LVDS101
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN65LVDS101
  • TI(德州仪器) SN65LVDS101
  • TI(德州仪器) SN65LVDS101
  • TI(德州仪器) SN65LVDS101
  • TI(德州仪器) SN65LVDS101
  • TI(德州仪器) SN65LVDS101
立即查看
您当前的位置: 首页 > 接口 > LVDS、M-LVDS 和 PECL IC > SN65LVDS101
SN65LVDS101

SN65LVDS101

正在供货

2Gbps LVDS、LVPECL 和 CML 转 LVPECL 中继器/转换器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The SN65LVDS100, SN65LVDT100, SN65LVDS101, and SN65LVDT101 are high-speed differential receivers and drivers connected as repeaters. The receiver accepts low-voltage differential signaling (LVDS), positive-emitter-coupled logic (PECL), or current-mode logic (CML) input signals at rates up to 2 Gbps and repeats it as either an LVDS or PECL output signal. The signal path through the device is differential for low radiated emissions and minimal added jitter.

The outputs of the SN65LVDS100 and SN65LVDT100 are LVDS levels as defined by TIA/EIA-644-A. The outputs of the SN65LVDS101 and SN65LVDT101 are compatible with 3.3-V PECL levels. Both drive differential transmission lines with nominally 100-Ω characteristic impedance.

The SN65LVDT100 and SN65LVDT101 include a 110-Ω differential line termination resistor for less board space, fewer components, and the shortest stub length possible. They do not include the VBB voltage reference found in the SN65LVDS100 and SN65LVDS101. VBB provides a voltage reference of typically 1.35 V below VCC for use in receiving single-ended input signals and is particularly useful with single-ended 3.3-V PECL inputs. When VBB is not used, it should be unconnected or open.

All devices are characterized for operation from –40°C to 85°C.

  • Designed for Signaling Rates ≥ 2 Gbps
  • Total Jitter < 65 ps
  • Low-Power Alternative for the MC100EP16
  • Low 100-ps (Maximum) Part-to-Part Skew
  • 25 mV of Receiver Input Threshold Hysteresis
    Over 0-V to 4-V Input Voltage Range
  • Inputs Electrically Compatible With LVPECL,
    CML, and LVDS Signal Levels
  • 3.3-V Supply Operation
  • LVDT Integrates 110-Ω Terminating Resistor
  • Offered in SOIC and MSOP
FunctionRepeater, Translator
ProtocolsCML, LVDS, LVPECL
Number of transmitters1
Number of receivers1
Supply voltage (V)3.3
Signaling rate (MBits)2000
Input signalCML, LVDS, LVPECL
Output signalLVPECL
RatingCatalog
Operating temperature range (°C)-40 to 85
SOIC (D)829.4 mm² 4.9 x 6
VSSOP (DGK)814.7 mm² 3 x 4.9
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部