h1_key

TI(德州仪器) SN74LVC8T245-EP
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74LVC8T245-EP
  • TI(德州仪器) SN74LVC8T245-EP
  • TI(德州仪器) SN74LVC8T245-EP
  • TI(德州仪器) SN74LVC8T245-EP
  • TI(德州仪器) SN74LVC8T245-EP
  • TI(德州仪器) SN74LVC8T245-EP
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 电压转换器和电平转换器 > 方向控制型电压转换器 > SN74LVC8T245-EP
SN74LVC8T245-EP

SN74LVC8T245-EP

正在供货

具有可配置电压转换和三态输出的 8 位双电源总线收发器(增强型产品)

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 8-bit noninverting bus transceiver uses two separate configurable power-supply rails. The SN74LVC8T245-EP is optimized to operate with VCCA and VCCB set at 1.65 V to 5.5 V. The A port is designed to track VCCA. VCCA accepts any supply voltage from 1.65 V to 5.5 V. The B port is designed to track VCCB. VCCB accepts any supply voltage from 1.65 V to 5.5 V. This allows for universal low-voltage bidirectional translation between any of the 1.8-V, 2.5-V, 3.3-V, and 5.5-V voltage nodes.

The SN74LVC8T245-EP is designed for asynchronous communication between two data buses. The logic levels of the direction-control (DIR) input and the output-enable (OE) input activate either the B-port outputs or the A-port outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports is always active and must have a logic HIGH or LOW level applied to prevent excess ICC and ICCZ.

The SN74LVC8T245-EP is designed so that the control pins (DIR and OE) are supplied by VCCA.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The VCC isolation feature ensures that if either VCC input is at GND, all outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

  • Control Inputs VIH/VIL Levels Are Referenced to VCCA Voltage
  • VCC Isolation Feature – If Either VCC Input Is at GND, All Are in the High-Impedance State
  • Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 1.65-V to 5.5-V Power-Supply Range
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 4000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
Technology familyLVC
ApplicationsGPIO
Bits (#)8
High input voltage (min) (V)1.08
High input voltage (max) (V)5.5
Vout (min) (V)1.65
Vout (max) (V)5.5
Data rate (max) (Mbps)200
IOH (max) (mA)-32
IOL (max) (mA)32
Supply current (max) (µA)25
FeaturesOutput enable, Overvoltage tolerant inputs, Partial power down (Ioff)
Input typeStandard CMOS
Output type3-State, Balanced CMOS, Push-Pull
RatingHiRel Enhanced Product
Operating temperature range (°C)-55 to 125
SOIC (DW)24159.65 mm² 15.5 x 10.3
TSSOP (PW)2449.92 mm² 7.8 x 6.4
VQFN (RHL)2419.25 mm² 5.5 x 3.5
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部