Each data selector/multiplexer contains inverters and drivers to supply full binary decoding data selection to the AND-OR gates. Separate output-control inputs are provided for each of the two 4-line sections.
The 3-state outputs can interface with and drive data lines of bus-organized systems. With all but one of the common outputs disabled (in the high-impedance state), the low impedance of the single enabled output drives the bus line to a high or low logic level. Each output has its own output-enable (OE) input. The outputs are disabled when their respective OE is high.
| Technology family | HC |
| Function | Digital Multiplexer |
| Configuration | 4 |
| Number of channels | 2 |
| Operating temperature range (°C) | -40 to 125 |
| Rating | Automotive |
| SOIC (D) | 16 | 59.4 mm² 9.9 x 6 |