h1_key

TI(德州仪器) SN74LV374AT
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74LV374AT
  • TI(德州仪器) SN74LV374AT
  • TI(德州仪器) SN74LV374AT
  • TI(德州仪器) SN74LV374AT
  • TI(德州仪器) SN74LV374AT
  • TI(德州仪器) SN74LV374AT
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型触发器 > SN74LV374AT
SN74LV374AT

SN74LV374AT

正在供货

SN74LV374AT

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The SN74LV374AT is an octal edge-triggered D-type flip-flop. This device features 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the latch. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

  • Inputs Are TTL-Voltage Compatible
  • 4.5-V to 5.5-V VCC Operation
  • Typical tpd of 4.9 ns at 5 V
  • Typical VOLP (Output Ground Bounce) <0.8 V
    at VCC = 5 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot) >2.3 V
    at VCC = 5 V, TA = 25°C
  • Support Mixed-Mode Voltage Operation on All Ports
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Number of channels8
Technology familyLV-AT
Supply voltage (min) (V)4.5
Supply voltage (max) (V)5.5
Input typeTTL-Compatible CMOS
Output type3-State
Clock frequency (max) (MHz)70
IOL (max) (mA)16
IOH (max) (mA)-16
Supply current (max) (µA)50
FeaturesBalanced outputs, High speed (tpd 10-50ns), Over-voltage tolerant inputs, Partial power down (Ioff)
Operating temperature range (°C)-40 to 85
RatingCatalog
SOIC (DW)20131.84 mm² 12.8 x 10.3
SOP (NS)2098.28 mm² 12.6 x 7.8
TSSOP (PW)2041.6 mm² 6.5 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部