h1_key

TI(德州仪器) CD74HC138-Q1
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CD74HC138-Q1
  • TI(德州仪器) CD74HC138-Q1
  • TI(德州仪器) CD74HC138-Q1
  • TI(德州仪器) CD74HC138-Q1
  • TI(德州仪器) CD74HC138-Q1
  • TI(德州仪器) CD74HC138-Q1
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 专用逻辑 IC > 数字多路信号分离器和解码器 > CD74HC138-Q1
CD74HC138-Q1

CD74HC138-Q1

正在供货

汽车类高速 CMOS 逻辑 3 至 8 线路解码器多路解复用器(反向和同向)

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CD74HC138 is a high-speed silicon-gate CMOS decoder well suited to memory address decoding or data routing applications. This circuit features low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low-power Schottky TTL logic. The circuit has three binary select inputs (A0, A1, and A2). If the device is enabled, these inputs determine which one of the eight normally high outputs of the HC138 will go low.

Two active-low and one active-high enables (E1, E2, and E3) are provided to ease the cascading of decoders. The decoder’s eight outputs can drive ten low-power Schottky TTL equivalent loads.

  • Qualified for Automotive Applications
  • Select One of Eight Data Outputs Active Low
  • I/O Port or Memory Selector
  • Three Enable Inputs to Simplify Cascading
  • Typical Propagation Delay of 13 ns at VCC = 5 V, CL = 15 pF, TA = 25°C
  • Fanout (Over Temperature Range)
    • Standard Outputs . . . 10 LSTTL Loads
    • Bus Driver Outputs . . . 15 LSTTL Loads
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • 2-V to 6-V VCC Operation
  • High Noise Immunity; NIL or NIH = 30% of VCC, VCC = 5 V

Technology familyHC
Number of channels1
Operating temperature range (°C)-40 to 125
RatingAutomotive
Supply current (max) (µA)160
SOIC (D)1659.4 mm² 9.9 x 6
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部