h1_key

TI(德州仪器) SN74LVC1G374
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74LVC1G374
  • TI(德州仪器) SN74LVC1G374
  • TI(德州仪器) SN74LVC1G374
  • TI(德州仪器) SN74LVC1G374
  • TI(德州仪器) SN74LVC1G374
  • TI(德州仪器) SN74LVC1G374
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型触发器 > SN74LVC1G374
SN74LVC1G374

SN74LVC1G374

正在供货

具有三态输出的单路 D 型触发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This single D-type latch is designed for 1.65-V to 5.5-V VCC operation.

The SN74LVC1G374 features a 3-state output designed specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers, and working registers.

NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

On the positive transition of the clock (CLK) input, the Q output is set to the logic level set up at the data (D) input.

A buffered output-enable (OE) input can be used to place the output in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the output neither loads nor drives the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

OE does not affect the internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

  • Available in the Texas Instruments NanoStar and NanoFree Packages
  • Supports 5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Provides Down Translation to VCC
  • Max tpd of 4 ns at 3.3 V
  • Low Power Consumption, 10-μA Max ICC
  • ±24-mA Output Drive at 3.3 V
  • Ioff Supports Live Insertion, Partial-Power-Down Mode, and Back Drive Protection
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Number of channels1
Technology familyLVC
Supply voltage (min) (V)1.65
Supply voltage (max) (V)5.5
Input typeStandard CMOS
Output type3-State
Clock frequency (max) (MHz)150
IOL (max) (mA)32
IOH (max) (mA)-32
Supply current (max) (µA)10
FeaturesBalanced outputs, Over-voltage tolerant inputs, Partial power down (Ioff), Very high speed (tpd 5-10ns)
Operating temperature range (°C)-40 to 125
RatingCatalog
DSBGA (YZP)62.1875 mm² 1.75 x 1.25
SOT-23 (DBV)68.12 mm² 2.9 x 2.8
SOT-SC70 (DCK)64.2 mm² 2 x 2.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部