h1_key

TI(德州仪器) SN74AHCT123A
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74AHCT123A
  • TI(德州仪器) SN74AHCT123A
  • TI(德州仪器) SN74AHCT123A
  • TI(德州仪器) SN74AHCT123A
  • TI(德州仪器) SN74AHCT123A
  • TI(德州仪器) SN74AHCT123A
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 专用逻辑 IC > 单稳多谐振荡器(单稳态) > SN74AHCT123A
SN74AHCT123A

SN74AHCT123A

正在供货

双路可重触发单稳多频振荡器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

These edge-triggered multivibrators feature output pulse-duration control by three methods. In the first method, the A input is low, and the B input goes high. In the second method, the B input is high, and the A input goes low. In the third method, the A input is low, the B input is high, and the clear (CLR) input goes high.

The output pulse duration is programmed by selecting external resistance and capacitance values. The external timing capacitor must be connected between Cext and Rext/Cext (positive) and an external resistor connected between Rext/Cext and VCC. To obtain variable pulse durations, connect an external variable resistance between Rext/Cext and VCC. The output pulse duration also can be reduced by taking CLR low.

Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. The A, B, and CLR inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active (A) or high-level-active (B) input. Pulse duration can be reduced by taking CLR low. CLR input can be used to override A or B inputs. The input/output timing diagram illustrates pulse control by retriggering the inputs and early clearing.

The variance in output pulse duration from device to device typically is less than ±0.5% for given external timing components. An example of this distribution for the ’AHCT123A is shown in Figure 10. Variations in output pulse duration versus supply voltage and temperature are shown in Figure 6.

During power up, Q outputs are in the low state, and Q outputs are in the high state. The outputs are glitch free, without applying a reset pulse.

For additional application information on multivibrators, see the application report, Designing With the SN74AHC123A and SN74AHCT123A, literature number SCLA014.

  • Inputs Are TTL-Voltage Compatible
  • Schmitt-Trigger Circuitry On A, B, and CLR Inputs for Slow Input Transition Rates
  • Edge Triggered From Active-High or Active-Low Gated Logic Inputs
  • Retriggerable for Very Long Output Pulses
  • Overriding Clear Terminates Output Pulse
  • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)

Number of channels2
Supply voltage (min) (V)2
Supply voltage (max) (V)5.5
Technology familyAHCT
Input typeTTL-Compatible CMOS
Output typePush-Pull
Supply current (µA)40
IOL (max) (mA)8
IOH (max) (mA)-8
FeaturesBalanced outputs, High speed (tpd 10-50ns), Over-voltage tolerant inputs, Retriggerable
Operating temperature range (°C)-40 to 85
RatingCatalog
PDIP (N)16181.42 mm² 19.3 x 9.4
SOIC (D)1659.4 mm² 9.9 x 6
SSOP (DB)1648.36 mm² 6.2 x 7.8
TSSOP (PW)1632 mm² 5 x 6.4
TVSOP (DGV)1623.04 mm² 3.6 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部