The SN74ACT7803 is a 512-word × 18-bit FIFO suited for buffering asynchronous datapaths up to
67-MHz clock rates and 12-ns access times. Two devices can be configured for bidirectional data buffering without additional logic. Multiple distributed VCC and GND pins, along with Texas Instruments patented output edge control (OECTM) circuit, dampen simultaneous switching noise.
The write clock (WRTCLK) and read clock (RDCLK) are free running and can be asynchronous or coincident. Data is written to memory on the rising edge of WRTCLK when WRTEN1 is high, WRTEN2 is low, and input ready (IR) is high. Data is read from memory on the rising edge of RDCLK when RDEN, OE1, and OE2 are low and output ready (OR) is high. The first word written to memory is clocked through to the output buffer, regardless of the RDEN, OE1, and OE2 levels. The OR flag indicates that valid data is present on the output buffer.
The FIFO can be reset asynchronously to WRTCLK and RDCLK. RESET must be asserted while at least four WRTCLK and four RDCLK rising edges occur to clear the synchronizing registers. Resetting the FIFO initializes the IR, OR, and half-full (HF) flags low and the almost-full/almost-empty (AF/AE) flag high. The FIFO must be reset upon power up.
The SN74ACT7803 is characterized for operation from 0°C to 70°C.
Widebus and OEC are trademarks of Texas Instruments Incorporated.
| Supply voltage (min) (V) | 4.5 |
| Supply voltage (max) (V) | 5.5 |
| Input type | TTL-Compatible CMOS |
| Output type | 3-State |
| Clock frequency (max) (MHz) | 67 |
| Features | Programmable Flags, Unidirectional |
| Operating temperature range (°C) | 0 to 70 |
| Rating | Military |
| SSOP (DL) | 56 | 190.647 mm² 18.42 x 10.35 |
很抱歉,暂时无法提供与“SN74ACT7803”系列相匹配的产品,您可以联系专属客服快速找货或在现货搜索框中重新搜索。