These 8-bit flip-flops feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. These devices are particularly suitable for implementing multiuser registers, I/O ports, bidirectional bus drivers, and working registers.
With the clock-enable (
) input low, the eight D-type edge-triggered flip-flops enter data on the low-to-high transitions of the clock (CLK) input. Taking
high disables the clock buffer, latching the outputs. These devices have noninverting data (D) inputs. Taking the clear (
) input low causes the eight Q outputs to go low independently of the clock.
Multiuser buffered output-enable (
,
, and
) inputs can be used to place the eight outputs in either a normal logic state (high or low logic level) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.
The output enables do not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.
The SN54AS825A is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74AS825A is characterized for operation from 0°C to 70°C.
= H if any of OE1, OE2, or OE3 are high.
= L if all of OE1, OE2, or OE3 are low.
| Number of channels | 8 |
| Technology family | AS |
| Supply voltage (min) (V) | 4.5 |
| Supply voltage (max) (V) | 5.5 |
| Input type | Bipolar |
| Output type | 3-State |
| Clock frequency (max) (MHz) | 125 |
| IOL (max) (mA) | 48 |
| IOH (max) (mA) | -24 |
| Supply current (max) (µA) | 90000 |
| Features | High speed (tpd 10-50ns) |
| Operating temperature range (°C) | -55 to 125 |
| Rating | Military |
| LCCC (FK) | 28 | 130.6449 mm² 11.43 x 11.43 |
很抱歉,暂时无法提供与“SN54AS825A”系列相匹配的产品,您可以联系专属客服快速找货或在现货搜索框中重新搜索。