These 4-bit registers feature parallel inputs, parallel outputs, J-K serial inputs, shift/load (SH/LD) control input, and a direct overriding clear. All inputs are buffered to lower the input drive requirements. The register has two modes of operation:
Parallel (broadside) loadShift (in the direction QA toward QD)
Parallel loading is accomplished by applying the four bits of data and taking SH/LD low. The data is loaded into the associated flip-flop and appears at the outputs after the positive transition of the clock input. During loading, serial data flow is inhibited.
Shifting is accomplished synchronously when SH/LD is high. Serial data for this mode is entered at the J-K inputs. These inputs permit the first stage to perform as a J-K, D-, or T-type flip-flop as shown in the function table.
The high-performance 'S195, with a 105-megahertz typical maximum shift-frequency, is particularly attractive for very-high-speed data processing systems. In most cases existing systems can be upgraded merely by using this Schottky-clamped shift register.
| Configuration | Universal |
| Bits (#) | 4 |
| Technology family | LS |
| Supply voltage (min) (V) | 4.5 |
| Supply voltage (max) (V) | 5.5 |
| Input type | Bipolar |
| Output type | Push-Pull |
| Clock frequency (MHz) | 25 |
| IOL (max) (mA) | 8 |
| IOH (max) (mA) | -0.4 |
| Supply current (max) (µA) | 63000 |
| Features | High speed (tpd 10-50ns) |
| Operating temperature range (°C) | -55 to 125 |
| Rating | Military |
| CDIP (J) | 16 | 135.3552 mm² 19.56 x 6.92 |
| LCCC (FK) | 20 | 79.0321 mm² 8.89 x 8.89 |
很抱歉,暂时无法提供与“SN54LS195A”系列相匹配的产品,您可以联系专属客服快速找货或在现货搜索框中重新搜索。