h1_key

TI(德州仪器) CY74FCT2574T
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CY74FCT2574T
  • TI(德州仪器) CY74FCT2574T
  • TI(德州仪器) CY74FCT2574T
  • TI(德州仪器) CY74FCT2574T
  • TI(德州仪器) CY74FCT2574T
  • TI(德州仪器) CY74FCT2574T
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型触发器 > CY74FCT2574T
CY74FCT2574T

CY74FCT2574T

正在供货

具有三态输出和串联阻尼电阻的八路 D 类寄存器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CY74FCT2574T is a high-speed, low-power, octal D-type flip-flop featuring separate D-type inputs for each flip-flop. On-chip termination resistors at the outputs reduce system noise caused by reflections. The CY74FCT2574T can replace the CY74FCT574T to reduce noise in an existing design. This device has 3-state outputs for bus-oriented applications. A buffered clock (CP) and output-enable (OE) inputs are common to all flip-flops. The CY74FCT2574T is identical to the CY74FCT2374T, except that on the CY74FCT2574T all outputs are on one side of the package and all inputs are on the other side. The flip-flops in the CY74FCT2574T store the state of their individual D inputs that meet the setup-time and hold-time requirements on the low-to-high CP transition. When OE is low, the contents of the flip-flops are available at the outputs. When OE is high, the outputs are in the high-impedance state. The state of OE does not affect the state of the flip-flops.

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

  • Function and Pinout Compatible With FCT and F Logic
  • 25- Output Series Resistors to Reduce Transmission-Line Reflection Noise
  • Reduced VOH (Typically = 3.3 V) Version of Equivalent FCT Functions
  • Edge-Rate Control Circuitry for Significantly Improved Noise Characteristics
  • Ioff Supports Partial-Power-Down Mode Operation
  • Matched Rise and Fall Times
  • Fully Compatible With TTL Input and Output Logic Levels
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
    • 1000-V Charged-Device Model (C101)
  • 3-State Outputs
  • 12-mA Output Sink Current
    15-mA Output Source Current
  • Edge-Triggered D-Type Inputs
  • 250-MHz Typical Switching Rate

Number of channels8
Technology familyFCT
Supply voltage (min) (V)4.75
Supply voltage (max) (V)5.25
Input typeTTL-Compatible CMOS
Output type3-State
Clock frequency (max) (MHz)100
IOL (max) (mA)12
IOH (max) (mA)-15
Supply current (max) (µA)200
FeaturesDamping resistors, Partial power down (Ioff), Very high speed (tpd 5-10ns)
Operating temperature range (°C)-40 to 85
RatingCatalog
SOIC (DW)20131.84 mm² 12.8 x 10.3
SSOP (DBQ)2051.9 mm² 8.65 x 6
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部