h1_key

TI(德州仪器) SN74ACT373
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ACT373
  • TI(德州仪器) SN74ACT373
  • TI(德州仪器) SN74ACT373
  • TI(德州仪器) SN74ACT373
  • TI(德州仪器) SN74ACT373
  • TI(德州仪器) SN74ACT373
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型锁存器 > SN74ACT373
SN74ACT373

SN74ACT373

正在供货

具有三态输出的八路 D 类透明锁存器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

These 8-bit latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. The devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches are D-type transparent latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines in bus-organized systems without need for interface or pullup components.

(OE) does not affect the internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, (OE) should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

  • 4.5-V to 5.5-V VCC Operation
  • Inputs Accept Voltages to 5.5 V
  • Max tpd of 10 ns at 5 V
  • Inputs Are TTL-Voltage Compatible

Number of channels8
Technology familyACT
Supply voltage (min) (V)4.5
Supply voltage (max) (V)5.5
Input typeTTL-Compatible CMOS
Output type3-State
Clock frequency (max) (MHz)90
IOL (max) (mA)24
IOH (max) (mA)-24
Supply current (max) (µA)40
FeaturesBalanced outputs, High speed (tpd 10-50ns), Positive input clamp diode
Operating temperature range (°C)-40 to 85
RatingCatalog
PDIP (N)20228.702 mm² 24.33 x 9.4
SOIC (DW)20131.84 mm² 12.8 x 10.3
SOP (NS)2098.28 mm² 12.6 x 7.8
SSOP (DB)2056.16 mm² 7.2 x 7.8
TSSOP (PW)2041.6 mm² 6.5 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部