h1_key

TI(德州仪器) CD74ACT112
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CD74ACT112
  • TI(德州仪器) CD74ACT112
  • TI(德州仪器) CD74ACT112
  • TI(德州仪器) CD74ACT112
  • TI(德州仪器) CD74ACT112
  • TI(德州仪器) CD74ACT112
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > JK 触发器 > CD74ACT112
CD74ACT112

CD74ACT112

正在供货

具有设置和复位端的双通道下降沿触发式 J-K 触发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The ’ACT112 devices contain two independent J-K negative-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements is transferred to the outputs on the negative-going edge of the clock pulse (CLK). Clock triggering occurs at a voltage level and is not directly related to the fall time of the clock pulse. Following the hold-time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by tying J and K high.

  • Inputs Are TTL-Voltage Compatible
  • Speed of Bipolar F, AS, and S, With Significantly Reduced Power Consumption
  • Balanced Propagation Delays
  • ±24-mA Output Drive Current
    • Fanout to 15 F Devices
  • SCR-Latchup-Resistant CMOS Process and Circuit Design
  • Exceeds 2-kV ESD Protection Per MIL-STD-883, Method 3015

Number of channels2
Technology familyACT
Supply voltage (min) (V)4.5
Supply voltage (max) (V)5.5
Input typeTTL
Output typePush-Pull
Clock frequency (MHz)100
Supply current (max) (µA)80
IOL (max) (mA)24
IOH (max) (mA)-24
FeaturesBalanced outputs, Clear, High speed (tpd 10-50ns), Negative edge triggered, Positive input clamp diode, Preset
Operating temperature range (°C)-55 to 125
RatingCatalog
SOIC (D)1659.4 mm² 9.9 x 6
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部