h1_key

TI(德州仪器) SN74LVC16374
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74LVC16374
  • TI(德州仪器) SN74LVC16374
  • TI(德州仪器) SN74LVC16374
  • TI(德州仪器) SN74LVC16374
  • TI(德州仪器) SN74LVC16374
  • TI(德州仪器) SN74LVC16374
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型触发器 > SN74LVC16374
SN74LVC16374

SN74LVC16374

正在供货

具有三态输出的 16 位边沿 D 类触发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 16-bit edge-triggered D-type flip-flop is designed for 2.7-V to 3.6-V VCC operation.

The SN74LVC16374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. It can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs.

A buffered output-enable (OE) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components.

OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74LVC16374 is characterized for operation from -40°C to 85°C.

  • Member of the Texas Instruments WidebusTM Family
  • EPICTM (Enhanced-Performance Implanted CMOS) Submicron Process
  • Typical VOLP (Output Ground Bounce)
    < 0.8 V at VCC = 3.3 V, TA = 25°C
  • Typical VOHV (Output VOH Undershoot)
    > 2 V at VCC = 3.3 V, TA = 25°C
  • Latch-Up Performance Exceeds 250 mA
    Per JEDEC Standard JESD-17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

    EPIC and Widebus are trademarks of Texas Instruments Incorporated.

Number of channels16
Technology familyLVC
Supply voltage (min) (V)2.7
Supply voltage (max) (V)3.6
Input typeStandard CMOS
Output type3-State
Clock frequency (max) (MHz)100
IOL (max) (mA)24
IOH (max) (mA)-24
Supply current (max) (µA)40
FeaturesBalanced outputs, Over-voltage tolerant inputs, Very high speed (tpd 5-10ns)
Operating temperature range (°C)-40 to 85
RatingCatalog
SSOP (DL)48164.358 mm² 15.88 x 10.35
TSSOP (DGG)48101.25 mm² 12.5 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部