h1_key

TI(德州仪器) SN74ALVCH16260
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ALVCH16260
  • TI(德州仪器) SN74ALVCH16260
  • TI(德州仪器) SN74ALVCH16260
  • TI(德州仪器) SN74ALVCH16260
  • TI(德州仪器) SN74ALVCH16260
  • TI(德州仪器) SN74ALVCH16260
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 触发器、锁存器和寄存器 > D 型锁存器 > SN74ALVCH16260
SN74ALVCH16260

SN74ALVCH16260

正在供货

具有三态输出的 12 位至 24 位多路复用 D 类锁存器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 12-bit to 24-bit multiplexed D-type latch is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH16260 is used in applications in which two separate data paths must be multiplexed onto, or demultiplexed from, a single data path. Typical applications include multiplexing and/or demultiplexing address and data information in microprocessor or bus-interface applications. This device also is useful in memory-interleaving applications.

Three 12-bit I/O ports (A1-A12, 1B1-1B12, and 2B1-2B12) are available for address and/or data transfer. The output-enable (OE1B, OE2B, and OEA) inputs control the bus transceiver functions. The OE1B and OE2B control signals also allow bank control in the A-to-B direction.

Address and/or data information can be stored using the internal storage latches. The latch-enable (LE1B, LE2B, LEA1B, and LEA2B) inputs are used to control data storage. When the latch-enable input is high, the latch is transparent. When the latch-enable input goes low, the data present at the inputs is latched and remains latched until the latch-enable input is returned high.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16260 is characterized for operation from –40°C to 85°C.

  • Member of the Texas Instruments Widebus™ Family
  • EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

Widebus, EPIC are trademarks of Texas Instruments.

Number of channels12
Technology familyALVC
Supply voltage (min) (V)1.65
Supply voltage (max) (V)3.6
Input typeStandard CMOS
Output type3-State
Clock frequency (max) (MHz)150
IOL (max) (mA)24
IOH (max) (mA)-24
Supply current (max) (µA)40
FeaturesBalanced outputs, Bus-hold, Flow-through pinout, Over-voltage tolerant inputs, Very high speed (tpd 5-10ns)
Operating temperature range (°C)-40 to 85
RatingCatalog
SSOP (DL)56190.647 mm² 18.42 x 10.35
TSSOP (DGG)56113.4 mm² 14 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部