h1_key

TI(德州仪器) SN74ABT646A
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ABT646A
  • TI(德州仪器) SN74ABT646A
  • TI(德州仪器) SN74ABT646A
  • TI(德州仪器) SN74ABT646A
  • TI(德州仪器) SN74ABT646A
  • TI(德州仪器) SN74ABT646A
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 缓冲器、驱动器和收发器 > 通用收发器 > SN74ABT646A
SN74ABT646A

SN74ABT646A

正在供货

具有三态输出的八通道总线收发器和寄存器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

These devices consist of bus-transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the ’ABT646A devices.

Output-enable (OE) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port can be stored in either register or in both.

The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The direction control (DIR) determines which bus receives data when OE is low. In the isolation mode (OE high), A data can be stored in one register and/or B data can be stored in the other register.

When an output function is disabled, the input function still is enabled and can be used to store and transmit data. Only one of the two buses, A or B, can be driven at a time.

These devices are fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

  • Typical VOLP (Output Ground Bounce)
    <1 V at VCC = 5 V, TA = 25°C
  • High-Drive Outputs (-32-mA IOH, 64-mA IOL)
  • Ioff Supports Partial-Power-Down Mode Operation
  • Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)
Supply voltage (min) (V)4.5
Supply voltage (max) (V)5.5
Number of channels8
IOL (max) (mA)64
IOH (max) (mA)-32
Input typeTTL
Output typeTTL
FeaturesOver-voltage tolerant inputs, Partial power down (Ioff), Very high speed (tpd 5-10ns)
Technology familyABT
RatingCatalog
Operating temperature range (°C)-40 to 85
SOIC (DW)24159.65 mm² 15.5 x 10.3
SOP (NS)24117 mm² 15 x 7.8
SSOP (DB)2463.96 mm² 8.2 x 7.8
TSSOP (PW)2449.92 mm² 7.8 x 6.4
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部