h1_key

TI(德州仪器) SN74ALVCH16601
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ALVCH16601
  • TI(德州仪器) SN74ALVCH16601
  • TI(德州仪器) SN74ALVCH16601
  • TI(德州仪器) SN74ALVCH16601
  • TI(德州仪器) SN74ALVCH16601
  • TI(德州仪器) SN74ALVCH16601
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 缓冲器、驱动器和收发器 > 通用收发器 > SN74ALVCH16601
SN74ALVCH16601

SN74ALVCH16601

正在供货

具有三态输出的 18 位通用总线收发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 18-bit universal bus transceiver is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH16601 combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes.

Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB and CLKENBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. Output enable OEAB is active low. When OEAB is low, the outputs are active. When OEAB is high, the outputs are in the high-impedance state.

Data flow for B to A is similar to that of A to B, but uses OEBA, LEBA, CLKBA, and CLKENBA.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

The SN74ALVCH16601 is characterized for operation from –40°C to 85°C.

  • Member of the Texas Instruments Widebus™ Family
  • UBT™ (Universal Bus Transceiver) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Mode
  • EPIC™ (Enhanced-Performance Implanted CMOS) Submicron Process
  • ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages

Widebus, UBT, EPIC are trademarks of Texas Instruments.

Supply voltage (min) (V)1.65
Supply voltage (max) (V)3.6
Number of channels18
IOL (max) (mA)24
IOH (max) (mA)-32
Input typeStandard CMOS
Output type3-State
FeaturesBalanced outputs, Bus-hold, Positive input clamp diode, Ultra high speed (tpd <5ns)
Technology familyALVC
RatingCatalog
Operating temperature range (°C)-40 to 85
SSOP (DL)56190.647 mm² 18.42 x 10.35
TSSOP (DGG)56113.4 mm² 14 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部