h1_key

TI(德州仪器) SN74ALVCH16269
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ALVCH16269
  • TI(德州仪器) SN74ALVCH16269
  • TI(德州仪器) SN74ALVCH16269
  • TI(德州仪器) SN74ALVCH16269
  • TI(德州仪器) SN74ALVCH16269
  • TI(德州仪器) SN74ALVCH16269
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 缓冲器、驱动器和收发器 > 通用收发器 > SN74ALVCH16269
SN74ALVCH16269

SN74ALVCH16269

正在供货

具有三态输出的 12 位至 24 位寄存总线交换器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH16269 is used in applications in which two separate ports must be multiplexed onto, or demultiplexed from, a single port. The device is particularly suitable as an interface between synchronous DRAMs and high-speed microprocessors.

Data is stored in the internal B-port registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKENA) inputs are low. Proper control of these inputs allows two sequential 12-bit words to be presented as a 24-bit word on the B port. For data transfer in the B-to-A direction, a single storage register is provided. The select (SEL) line selects 1B or 2B data for the A outputs. The register on the A output permits the fastest possible data transfer, extending the period during which the data is valid on the bus. The control terminals are registered so that all transactions are synchronous with CLK. Data flow is controlled by the active-low output enables (OEA, OEB1, OEB2).

To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible, and OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE being routed through a register, the active state of the outputs cannot be determined before the arrival of the first clock pulse.

Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

  • Member of the Texas Instruments Widebus™ Family
  • Operates From 1.65 V to 3.6 V VCC
  • Max tpd of 5 ns at 3.3 V VCC
  • ±24-mA Output Drive at 3.3 V VCC
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)

Widebus is a trademark of Texas Instruments.

Supply voltage (min) (V)1.65
Supply voltage (max) (V)3.6
Number of channels24
IOL (max) (mA)24
IOH (max) (mA)-32
Input typeStandard CMOS
Output type3-State
FeaturesBalanced outputs, Bus-hold, Very high speed (tpd 5-10ns)
Technology familyALVC
RatingCatalog
Operating temperature range (°C)-40 to 85
TSSOP (DGG)56113.4 mm² 14 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部