h1_key

TI(德州仪器) CD74HC7046A
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) CD74HC7046A
  • TI(德州仪器) CD74HC7046A
  • TI(德州仪器) CD74HC7046A
  • TI(德州仪器) CD74HC7046A
  • TI(德州仪器) CD74HC7046A
  • TI(德州仪器) CD74HC7046A
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 专用逻辑 IC > 数字计时 IC > CD74HC7046A
CD74HC7046A

CD74HC7046A

正在供货

带 VCO 和锁定检测器的高速 CMOS 逻辑锁相环

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

The CD74HC7046A and CD74HCT7046A high-speed silicon-gate CMOS devices, specified in compliance with JEDEC Standard No. 7A, are phase-locked-loop (PLL) circuits that contain a linear voltage-controlled oscillator (VCO), two-phase comparators (PC1, PC2), and a lock detector. A signal input and a comparator input are common to each comparator. The lock detector gives a HIGH level at pin 1 (LD) when the PLL is locked. The lock detector capacitor must be connected between pin 15 (CLD) and pin 8 (Gnd). For a frequency range of 100kHz to 10MHz, the lock detector capacitor should be 1000pF to 10pF, respectively.

The signal input can be directly coupled to large voltage signals, or indirectly coupled (with a series capacitor) to small voltage signals. A self-bias input circuit keeps small voltage signals within the linear region of the input amplifiers. With a passive low-pass filter, the 7046A forms a second-order loop PLL. The excellent VCO linearity is achieved by the use of linear op-amp techniques.

  • Center Frequency of 18MHz (Typ) at VCC = 5V, Minimum Center Frequency of 12MHz at VCC = 4.5V
  • Choice of Two Phase Comparators
    • Exclusive-OR
    • Edge-Triggered JK Flip-Flop
  • Excellent VCO Frequency Linearity
  • VCO-Inhibit Control for ON/OFF Keying and for Low Standby Power Consumption
  • Minimal Frequency Drift
  • Zero Voltage Offset Due to Op-Amp Buffer
  • Operating Power-Supply Voltage Range
    • VCO Section...3V to 6V
    • Digital Section...2V to 6V
  • Fanout (Over Temperature Range)
    • Standard Outputs...10 LSTTL Loads
    • Bus Driver Outputs...15 LSTTL Loads
  • Wide Operating Temperature Range... –55°C to 125°C
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • HC Types
    • 2V to 6V Operation
    • High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V
  • HCT Types
    • 4.5V to 5.5V Operation
    • Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)
    • CMOS Input Compatibility, Il ≤ 1µA at VOL, VOH
  • Applications
    • FM Modulation and Demodulation
    • Frequency Synthesis and Multiplication
    • Frequency Discrimination
    • Tone Decoding
    • Data Synchronization and Conditioning
    • Voltage-to-Frequency Conversion
    • Motor-Speed Control
    • Related Literature
      • AN8823, CMOS Phase-Locked-Loop Application Using the CD74HC/HCT7046A and CD74HC/HCT7046A
Technology familyHC
Bits (#)1
Supply voltage (min) (V)2
Supply voltage (max) (V)6
Input typeStandard CMOS
Output typePush-Pull
Supply current (max) (µA)160
IOL (max) (mA)5.2
IOH (max) (mA)-5.2
Operating temperature range (°C)-55 to 125
RatingCatalog
PDIP (N)16181.42 mm² 19.3 x 9.4
SOIC (D)1659.4 mm² 9.9 x 6
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部