h1_key

TI(德州仪器) SN74ALVCH16901
德州仪器 (TI) 全系列产品在线购买
  • TI(德州仪器) SN74ALVCH16901
  • TI(德州仪器) SN74ALVCH16901
  • TI(德州仪器) SN74ALVCH16901
  • TI(德州仪器) SN74ALVCH16901
  • TI(德州仪器) SN74ALVCH16901
  • TI(德州仪器) SN74ALVCH16901
立即查看
您当前的位置: 首页 > 逻辑和电压转换 > 缓冲器、驱动器和收发器 > 通用收发器 > SN74ALVCH16901
SN74ALVCH16901

SN74ALVCH16901

正在供货

具有奇偶校验发生器/校验器的 18 位通用总线收发器

产品详情
  • 说明
  • 特性
  • 参数
  • 封装 | 引脚 | 尺寸

This 18-bit (dual-octal) noninverting registered transceiver is designed for 1.65-V to 3.6-V VCC operation.

The SN74ALVCH16901 is a dual 9-bit to dual 9-bit parity transceiver with registers. The device can operate as a feed-through transceiver or it can generate/check parity from the two 8-bit data buses in either direction.

The SN74ALVCH16901 features independent clock (CLKAB or CLKBA), latch-enable (LEAB or LEBA), and dual 9-bit clock-enable (CLKENAB or CLKENBA) inputs. It also provides parity-enable (SEL) and parity-select (ODD/EVEN) inputs and separate error-signal (ERRA or ERRB) outputs for checking parity. The direction of data flow is controlled by OEAB and OEBA. When SEL is low, the parity functions are enabled. When SEL is high, the parity functions are disabled and the device acts as an 18-bit registered transceiver.

To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

The A and B I/Os and APAR and BPAR inputs have bus-hold circuitry. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended.

  • Member of the Texas Instruments Widebus+™ Family
  • UBT™ Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or Clocked Mode
  • Operates From 1.65 V to 3.6 V
  • Max tpd of 4.4 ns at 3.3 V
  • ±24-mA Output Drive at 3.3 V
  • Simultaneously Generates and Checks Parity
  • Option to Select Generate Parity and Check or Feed-Through Data/Parity in A-to-B or B-to-A Directions
  • Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
  • Latch-Up Performance Exceeds 250 mA Per JESD 17
  • ESD Protection Exceeds JESD 22
    • 2000-V Human-Body Model (A114-A)
    • 200-V Machine Model (A115-A)

Widebus+ and UBT are trademarks of Texas Instruments Incorporated.

Supply voltage (min) (V)1.65
Supply voltage (max) (V)3.6
Number of channels18
IOL (max) (mA)24
IOH (max) (mA)-32
Input typeStandard CMOS
Output type3-State
FeaturesBalanced outputs, Bus-hold, Positive input clamp diode, Ultra high speed (tpd <5ns)
Technology familyALVC
RatingCatalog
Operating temperature range (°C)-40 to 85
TSSOP (DGG)64137.7 mm² 17 x 8.1
产品购买
  • 商品型号
  • 封装
  • 工作温度
  • 包装
  • 价格
  • 现货库存
  • 操作
10s
温馨提示:
订单商品问题请移至我的售后服务提交售后申请,其他需投诉问题可移至我的投诉提交,我们将在第一时间给您答复
返回顶部